### Memristor Overview

Prepared by:
Sherief Fathi Ibrahim
Lecturer Assistant – Faculty of Engineering
(SCU)

#### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- Memristor Fabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

#### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- MemristorFabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

## Fundamental passive elements:

Resistor (R)

Inductor (L)

Capacitor (C)



Memristor Memristance -- M

In 1971, Professor Leon predicted that there should be a fourth fundamental element:

**Memristor (M)** 





Memristor combines the behavior of a memory and a resistor:

(i.e. memory+resistor)

The first fabricated devices exhibiting the characteristics of a memristor:

(by **HP** labs in 2008)

#### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- MemristorFabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

## **Basic Operation**

 The memristor-with memristance Mprovides a relation between charge and flux:

$$d\varphi = M dq$$

Memristance(M): is a property of the memristor

### The Memristor: Found

Reduced to Practice in 2008 by HP Labs:



## **Basic Operation**

HP memristor:
 very thin film of titanium
 dioxide (TiO<sub>2</sub>-x) between two
 platinum(Pt) plates





## **Basic Operation**

 When the charge flows in one direction through a circuit:

(the resistance of the memristor increases)

 when the charge flows in the opposite direction in the circuit:

(the resistance of the memristor decreases)

 Thus, we can say that the memristor "remembers" the history of the applied voltage on it.

which give it the name "memory-resistor"

## Unique I-V characteristic:



#### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- MemristorFabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

## Why Memristor?

There are many advantageous of Memristor that makes it a very promising candidate in the future of electronic design:

- 1. The property of "remembering" input can be used in many innovated circuits and memory devices.
- 2. Memristor can be designed in the **metal layer over chips** and thus save the area on chip.
- 3. Ability of **combining** logic operation with memory cells on the same chip, and in different places through the chip.
- 4. It can act as a configurable switch in FPGA chips

# Reliable supply of scalable memory technology

FLASH scalability is approaching it's limit

Multi-level cells have low realistic endurance

DRAM is fast approaching their limit also

DRAM architectures and circuitry are adapted to 25 fF cell capacitance

Shrinking geometries threaten industry ability to maintain 25fF

Taller cell capacitor / Thinner cell dielectric<32 nm:

50:1 aspect ratio / < 3 Angstroms

Currently no physical mechanism to create such large trenches with such high precision

#### Enables true crossbar structures

- Does not require transistors or other access devices
- Removes Silicon requirement
- Stack arrays on top of each other:
- cell sizes < 4F^2</li>
- Improve density
- Reduce power consumption
- Reduce total area



## HP memristor opportunities



#### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- Memristor
   Fabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

### **Memristor Fabrication**



#### **Memristor Fabrication**

#### **Molecular and Ionic Thin Film memristors:**

This type of memristors mainly depends on thin film atomic lattices of different materials that shows hysteresis under the application of charge.

- Titanium Dioxide Memristor:
- Polymeric Memristor
- Ferroelectric Memristor

## **Polymeric Memristor**

- In 2004, Krieger and Spitzer described dynamic doping of polymer and inorganic dielectric-like materials to construct Polymeric memristor for nonvolatile memories.
- They used a passive layer between electrode and active thin films, which enhanced the extraction of ions from the electrode.

#### Ferroelectric Memristor

- The ferroelectric memristor is based on a thin ferroelectric barrier sandwiched between two metallic electrodes.
- Switching the polarization of the ferroelectric material by applying a positive or negative voltage across the junction can lead to a two order of magnitude resistance variation:  $R_{OFF} >> R_{ON}$  (an effect called Tunnel Electro-Resistance).
- In general, the polarization does not switch abruptly. The reversal occurs gradually through the nucleation and growth of ferroelectric domains with opposite polarization.

#### **Memristor Fabrication**

#### **Spin-based Memristors:**

- In one device resistance occurs when the spin of electrons in one section of the device points in a different direction from those in another section, creating a boundary between the two sections called a "domain wall".
- Electrons flowing into the device have a certain spin, which alters the device's magnetization state.
- Changing the magnetization of the device moves the domain wall and changes its resistance.

#### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- Memristor Fabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

#### **Linear Ion Drift Model**

- Based on the HP memristor
- A uniform electric field across the device is assumed; thus, there is a linear relationship between drift—diffusion velocity and the net electric field.



 According to the linear ion drift; the memristor can be modelled as a coupled variable-resistor mode

• 
$$v(t) = \left(R_{ON} \frac{w(t)}{D} + R_{OFF} \left(1 - \frac{w(t)}{D}\right)\right) i(t)$$

where Ron & R<sub>OFF</sub> are the equivalent resistance of the memristor when the whole device is undoped & the whole device is doped respectively.

• 
$$M(q) = R_{OFF} \left(1 - \frac{\mu_V R_{ON}}{D^2} q(t)\right)$$





#### Nonlinear Ion Drift Model

- The nanometre dimensions of memristor causes a high electric field with only applying a few volts.
- The electric field can easily exceed 10<sup>6</sup>V/cm, and it is reasonable to expect a high nonlinearity in the ionic drift-diffusion.
- To consider this nonlinearity in the state equation different papers proposed different 'window functions F(w/D)' multiplied by the right-hand side of the state equation.

$$\frac{dw(t)}{dt} = \mu_V \frac{R_{ON}}{D} i(t) F\left(\frac{w}{D}\right)$$

#### **Window function**



Fig. 2. Plot of non-linear window function proposed by Joglekar et al. for p = 1, 5, and 10.





Fig. 3. Plot of non-linear window function proposed by Biolek *et al.* for p = 1, 5, and 10.

$$f_p(x) = 1 - (x - u(-i))^{2p}$$

#### **SPICE Macro-modeling:**

#### **Example**

<u>:</u>



## A memristor SPICE model

$$f(x) = 1 - (2x - 1)^{2p}$$

# Simulation using different SPICE simulators

ORCAD(PSPICE):
 Using HP PSPICE Model



# Simulation using different SPICE simulators



# Simulation using different SPICE simulators

NI Multisim12 (SPICE 3f5): Using HP PSPICE



# Memristor Modeling & Emulating Memristor Emulation

- The fabrication technology of memristor devices is still not available for most of the researchers.
- Thus, it would be helpful if we can use an emulator circuit using existing devices to study the main characteristics of memristor devices and applications.

 Mutlu proposed an emulator circuit to the TiO2 memristor with linear dopant drift using analog

Amplifier

A R2

R1

R2

R3

R6

R1

AD633

Analog

Multiplier

B

Amplifier

AD633

Analog

Multiplier

Memristor Mutlu Emulator circuit

Pershin proposed a memristor emulator usind A-to-D converter and microcontroller.



Pershin memristor emulator

### **Outline**

- What is Memristor?
- Basic Operation
- Why Memristor?
- Memristor Fabrication
- Memristor Modeling& Emulating

- Applications of Memristors in
- a) Memories
- b) Logic and FPGA
- c) Neural Networks
- d) Analog circuits

## MEMRISTORS MEMORIES

1 Resistive Random-Access Memory

2 Sneak Path Problem\*

3 Memristor-based Content Addressable Memory (MCAM)

\*Memristor issue (not memory topology)

|                                 | Traditional Memories DRAM SRAM NOR Flash NAND Flash |     |          | Other Emerging Technologies FeRAM MRAM PCRAM |          |           | Redox<br>Including Memristor |            |
|---------------------------------|-----------------------------------------------------|-----|----------|----------------------------------------------|----------|-----------|------------------------------|------------|
| Cell Element                    | 1T1C                                                | 6T  | 1T       | 1T                                           | 1T1C     | 1(2)T1R   | 1T(D)1R                      | (1D)(1T)1R |
| Feature Size (nm)               | 36-65                                               | 45  | 90       | 22                                           | 180      | 65        | 45                           | 9          |
| Density (Gbit/cm <sup>2</sup> ) | 0.8 - 13                                            | 0.4 | 1.2      | <mark>52</mark>                              | 0.14     | 1.2       | 12                           | 154 - 309  |
| Read Time (ns)                  | 2-10                                                | 0.2 | 15       | 100                                          | 45       | 35        | 12                           | <50        |
| Write Time (ns)                 | 2-10                                                | 0.2 | 107      | 10 <sup>6</sup>                              | 65       | 35        | 100                          | 0.3        |
| <b>Retention Time</b>           | 4-64 ms                                             | N/A | 10 years | 10 years                                     | 10 years | >10 years | >10 years                    | >10 years  |

International technology roadmap for semiconductors. URL http://www.itrs.net/

#### **MEMRISTORS MEMORIES**

#### 1 Resistive Random-Access Memory



Figure 9: Simple memory array with 1D1M used for each memory cell.

#### 2 Sneak Path Problem



- 1. Sneak paths are undesired paths for current, parallel to the intended path.
- 2. The source of the sneak paths is the fact that the crossbar architecture is based on the memristor as the only memory element, without gating.
- 3. These paths act as an unknown parallel resistance to the desired cell resistance.
- 4. What makes the sneak paths problem harder to solve is the fact that the paths depend on the content of the memory.
- 5. The added resistance of the sneak paths significantly narrows the noise margin and reduces the maximum possible size of a memristor array.

#### 3 Content-addressable memory (CAM):

CAM is a type of associative memory that is used in high speed searching applications.

It compares input search data (tag) against a table of stored data, and returns the address of matching data (or in the case of associative memory, the matching data).

Generic CAM Topology:



#### • Implication Logic:



Figure 5: Memristor Implication Logic

## Material Implication with Memristors







## **Building NAND from IMPLY**

- IMPLY & FALSE is a computationally complete set of operators
- 2 input memristors and one work memristor can build NAND gate

Having NAND we are creating a link to known logic synthesis algorithms



| Step 1<br>=FALSE | Step 2<br>p→s=s' |   |    | Step 3<br>q→s'=s" |    |    |  |
|------------------|------------------|---|----|-------------------|----|----|--|
| s                | p                | S | s' | q                 | s' | s" |  |
| 0                | 0                | 0 | 1  | 0                 | 1  | 1  |  |
| 0                | 0                | 0 | 1  | 1                 | 1  | 1  |  |
| 0                | 1                | 0 | 0  | 0                 | 0  | 1  |  |
| 0                | 1                | 0 | 0  | 1                 | 0  | 0  |  |

#### • Implication Logic:

**Table 2** Counts of IMP operations and devices for Boolean logic

| Operation                             | IMP Operations (latency) | Devices<br>(area) |  |
|---------------------------------------|--------------------------|-------------------|--|
| $s \leftarrow p  \text{NAND}  q$      | 2                        | 3                 |  |
| $s \leftarrow p \text{ AND } q$       | 3                        | 4                 |  |
| $s \leftarrow p \operatorname{NOR} q$ | 5                        | 6                 |  |
| $s \leftarrow p  \text{OR}  q$        | 4                        | 6                 |  |
| $s \leftarrow p \operatorname{XOR} q$ | 8                        | 7                 |  |
| $s \leftarrow \text{NOT } p$          | 1                        | 2                 |  |

#### **2 Field Programmable Gate Arrays**

Jason Cong introduces a novel FPGA architecture with memristor-based reconfiguration (mrFPGA).

The programmable interconnects of mrFPGA use only memristors and metal wires.

Thus, the interconnections can be fabricated over logic blocks, resulting in significant reduction of overall area and interconnect delay.





mrFPGA (a) Architecture (b) Design of connections and switching blocks

# Applications of Memristors in Neural Networks

#### MEMRISTORS NEUROMORPHIC APPLICATIONS

The memristor based neuromorphic applications is a very promising field.



# Applications of Memristors in Neural Networks

- Using memristors as synapses in neuromorphic circuits can potentially offer both high connectivity, and high density required for efficient computing.
- Spike-timing-dependent plasticity (STDP) is a biological process that adjusts the strength of connections between neurons in the brain.

The process adjusts the connection strengths based on the relative timing of a particular neuron's output and input action potentials (or spikes).

## Applications of Memristors in Analog Circuits

#### **MEMRISTORS ANALOG APPLICATIONS**

 Memristors can be used to implement programmable analog circuits, Amplifiers, and oscillators.

fine-resolution programmable resistance

## Applications of Memristors in Analog Circuits

A Pulse-coded programmable resistor using memristor is shown in figure.



Fig. Pulse-coded programmable resistor using a memristor

## Applications of Memristors in Analog Circuits

 M. Affan Zidan presented a memristor-based oscillator without using any capacitors or inductors.



Memristor based reactance-less oscillator

## Questions??



## Thank You

## **Basic Operation**

 The pinched hysteresis loop and the loop shrinking with the increase in frequency.





# Types of Memristors



#### What exactly is it?

Cross-bar device with multi-valent oxide



### How does it work?

Semiconducting Bipolar Switch



Previously: Fixed semiconductor structure and only electronic motion Now: Ionic motion dynamically modulates the semiconductor structure controlling the electronic current.





### How Does it Stand Up as a Memory?

|                                  | Memristor         | PCM             | STTRAM           | DRAM                                                    | Flash           | HDD                  |
|----------------------------------|-------------------|-----------------|------------------|---------------------------------------------------------|-----------------|----------------------|
| Density (F <sup>2</sup> )        | <4                | 8–16            | 37–64            | 6–8                                                     | 4–6             | 2/3                  |
| Energy per bit <sup>†</sup> (pJ) | 0.1–3             | 2–27            | 0.1              | 2                                                       | 10000           | 1–10x10 <sup>9</sup> |
| Read time (ns)                   | 10-100(?)         | 20–70           | 10–30            | 10–50                                                   | 25000           | 5-8x10 <sup>6</sup>  |
| Write time (ns)                  | ~10               | 50-500          | 13–95            | 10–50                                                   | 200000          | 5–8x10 <sup>6</sup>  |
| Retention                        | years             | years           | weeks?           | < <second< td=""><td>years</td><td>years</td></second<> | years           | years                |
| Endurance (cycles)               | >10 <sup>12</sup> | 10 <sup>7</sup> | 10 <sup>15</sup> | 10 <sup>15</sup>                                        | 10 <sup>6</sup> | 10 <sup>4</sup>      |

The usual Resistance: 
$$\frac{dv(t)}{di(t)} = R$$
 So,  $M = R$  in Memristor depending on Charge Flux: charge!  $M[q(t)] = \frac{d\varphi(q)}{dq} = \frac{\frac{d\varphi(q)}{dt}}{\frac{dq}{dt}} = \frac{dv(q)}{di} = R(q)$  While,  $M$  will be an  $R$  with memory

effect in case of varying charge!



$$v(t) = \left(R_{ON} \frac{w(t)}{D} + R_{OFF} \left(1 - \frac{w(t)}{D}\right)\right) i(t)$$

$$\frac{dw(t)}{dt} = \mu_V \frac{R_{ON}}{D} i(t)$$

$$w(t) = \mu_V \frac{R_{ON}}{D} q(t)$$

$$M(q) = R_{OFF} \left(1 - \frac{\mu_V R_{ON}}{D^2} q(t)\right)$$
Tore evident at nano-scale!



# Considerations for Replacement Technology



# Considerations for Replacement Technology (Memristor)



## Memristor



#### Undoped:



#### Doped:









# Memristor

- One type of new emerging nano-devices
- Memory-Resistor postulated by Leon Chua in 1971
- First physical implementation found by HP in 2008



## **IMPLY** Logic

- Two memristors can perform material implication with one pulse – IMPLY
- Consider memristors as a switch with two states Ron, Roff
- Voltage drop over P affects voltage drop over Q
- Result will be stored in Q
  - Q is input and output memristor



## **IMPLY Logic - Notes**

- Explains the conditions for Q changing its state
- Q is pre-set to "0" (low conductance / high resistance)
- Voltage level V\_Rg determines voltage drop over Q
- Only if P = "0" V\_Rg remains low and allows Q to change

## Material Implication with Memristors







## Why are we interested in that?

- CMOS technology scaling is approaching limits
- Main limitation in modern CPUs is heat

- 2-terminal device of 10nm size
  - Allow much higher/denser device integration
- Switching between states can be done with pico Joule

## **Building NAND from IMPLY**

- IMPLY & FALSE is a computationally complete set of operators
- 2 input memristors and one work memristor can build NAND gate

Having NAND we are creating a link to known logic synthesis algorithms



| Step 1<br>s=FALSE | Step 2<br>p→s=s' |   | Step 3<br>q→s'=s" |   |    |    |
|-------------------|------------------|---|-------------------|---|----|----|
| s                 | p                | S | s'                | q | s' | s" |
| 0                 | 0                | 0 | 1                 | 0 | 1  | 1  |
| 0                 | 0                | 0 | 1                 | 1 | 1  | 1  |
| 0                 | 1                | 0 | 0                 | 0 | 0  | 1  |
| 0                 | 1                | 0 | 0                 | 1 | 0  | 0  |

### Structure

The device developed by HP Labs consists of a 50nm thin film of titanium dioxide with 5nm electrodes on either side. There are two layers to the film, one of which is oxygen depleted.

